### Course on: "Advanced Computer Architectures"

# Instruction Level Parallelism Part III



Prof. Cristina Silvano Politecnico di Milano email: cristina.silvano@polimi.it

## Outline of Part III

Tomasulo Dynamic Scheduling Algorithm Scoreboard vs Tomasulo

# Tomasulo Dynamic Scheduling Algorithm

#### **Tomasulo Algorithm**

- Another dynamic scheduling algorithm:
   Enables instructions execution behind a stall to proceed
- Invented at IBM 3 years after CDC 6600 for the IBM 360/91
- Same goal: High performance without special compilers
- Lead to Alpha 21264, HP 8000, MIPS 10000, Pentium II, PowerPC 604

#### Tomasulo Algorithm vs. Scoreboard

- Control & buffers are distributed with Function Units (vs. centralized in scoreboard);
  - FU buffers called "Reservation Stations" have pending operands
- Registers in instructions replaced by values or pointers to reservation stations (RS) to enable implicit Register Renaming
  - Avoids WAR, WAW hazards by renaming results by using RS numbers instead of RF numbers
  - More reservation stations than registers, so can do optimizations compilers can't
- Basic idea: Results to FU from RS, not through registers, over Common Data Bus that broadcasts results to all Fus (like a sort of forwarding)
- Load and Stores treated as FUs with RSs as well
- Integer instructions can go past branches, allowing FP ops beyond basic block in FP queue

#### **Tomasulo Algorithm Basics**

- The control logic and the buffers are distributed with FUs (vs. centralized in Scoreboard)
- Operand buffers are called Reservation Stations
- Each instruction is an entry of a reservation station
- Instruction operands are replaced by values or pointers (Register Renaming)

#### **Tomasulo Algorithm Basics**

- Register Renaming allows to:
  - Avoid WAR and WAW hazards
  - Reservation stations are more than registers (so can do better optimizations than a compiler).
- Results are dispatched to other FUs through a Common Data Bus (CDB)
- Load/Stores treated as FUs

#### **Tomasulo Architecture**



#### **Tomasulo Architecture for an FPU**



#### **Reservation Station Components**

- Tag identifying the RS
- Busy = Indicates RS Busy
- OP = Type of operation to perform on the component.
- $V_j$ ,  $V_k$  = Value of the source operands
  - V<sub>i</sub> holds offset for loads
- $\mathbf{Q_{j}}, \mathbf{Q_{k}}$  = Pointers to RS that produce  $V_{j}, V_{k}$ 
  - Zero value = Source op. is already available in  $V_i$  or  $V_k$
- Note: Only one of V-field or Q-field is valid for each operand

#### Register File and Load/Store Buffers

- RF and the Store buffers have a Value (V) and a Pointer (Q) field.
  - Pointer (Q) field corresponds to number of reservation station producing the result to be stored in RF (or store buffer)
    - If zero  $\Rightarrow$  no active instructions producing the result (RF or store buffer content is the correct value).
- Load buffers have an Address field and a Busy field.
   Store buffers have only an Address field
  - Address field: To hold info for memory address calculation for load/store. Initially contains the instruction offset (immediate field); after address calculation stores the effective address.



## First stage of Tomasulo Algorithm

#### **ISSUE**

- Get an instruction I from the head of instruction queue (maintained in FIFO order to ensure in-order issue).
- Check if an RS is empty (i.e., check for structural hazards in RS) otherwise stalls. If operands are not in RF, keep track of FU that will produce the operands (Q pointers).
- If there is not an empty RS ⇒ structural hazard in RS and the instruction stalls.

### First stage of Tomasulo Algorithm

#### **ISSUE**

- Rename registers
- WAR resolution: If / writes Rx, read by an instruction K already issued, K knows already the value of Rx read in RS buffer or knows what instruction will write it. So the RF can be linked to /.
- WAW resolution: Since we use in-order issue, the RF can be linked to I.

### Second stage of Tomasulo Algorithm

#### **Execution**

- When both operands are ready and execution unit available, then start execution.
- If not ready, watch the Common Data Bus for results.
- By delaying execution until operands are available, RAW hazards are avoided at this stage.
- Notice that several instructions could become ready in the same clock cycle for the same FU (need to check if execution unit is available).
- Notice that usually RAW hazards are shorter because operands are given directly by RS without waiting for RF write back (sort of forwarding).

### Second stage of Tomasulo Algorithm

#### **Execution**

- Load and Stores: Two-step execution process:
  - > First step: compute effective address when base register is available, place it in load or store buffer.
  - Loads in Load Buffer execute as soon as memory unit is available; stores in store buffer wait for the value to be stored before being sent to memory unit.
- Loads and Stores: Kept in program order through effective address calculation – helps in preventing hazards through memory.
- To preserve exception behavior:
  - No instruction can initiate execution until all branches preceding it in program order have completed.
  - If branch prediction is used, CPU must know prediction correctness before beginning execution of following instructions. (Speculation allows more brilliant results!)

### Third stage of Tomasulo Algorithm

#### Write result

- When result is available, write on Common Data Bus and from there into RF and into all RSs (including store buffers) waiting for this result; stores also write data to memory during this stage.
- Mark reservation stations available.

#### **The Common Data Bus**

- A common data bus is a data + source bus.
- In the IBM 360/91: Data=64 bits, Source=4 bits
- FU must perform associative lookup in the RS.

### Tomasulo Algorithm (some details)

- Loads and stores go through a functional unit for effective address computation before proceeding to effective load and store buffers
- Loads take a second execution step to access memory, then go to Write Result to send the value from memory to RF and/or RS
- Stores complete their execution in their Write Result stage (writes data to memory)
- All writes occur in Write Result simplifying Tomasulo algorithm.

### Tomasulo Algorithm (some details)

- A Load and a Store can be done in different order, provided they access different memory locations; otherwise, a WAR (interchange load-store sequence) or a RAW (interchange store-load sequence) may result (WAW if two stores are interchanged). Loads can be reordered freely.
- To detect such hazards: Data memory addresses associated with any earlier memory operation must have been computed by the CPU (e.g.: address computation executed in program order)

### Tomasulo Algorithm (some details)

- Load executed out of order with previous store:
   Assume address computed in program order. When
   Load address has been computed, it can be compared
   with A fields in active Store buffers: In the case of a
   match, Load is not sent to Load buffer until conflicting
   store completes.
- Stores must check for matching addresses in both Load and Store buffers (dynamic disambiguation, alternative to static disambiguation performed by the compiler)
- Drawback: Amount of hardware required.
- Each RS must contain a fast associative buffer; single CDB may limit performance.

#### TOMASULO BASIC SCHEME

- IN-ORDER ISSUE
- OUT-OF-ORDER EXECUTION
- OUT-OF-ORDER COMPLETION
- REGISTER RENAMING based on Reservation Stations to avoid WAR and WAW hazards
- Results dispatched to RESERVATION STATIONS and to RF through the Common Data Bus
- Control is distributed on Reservation Stations
- Reservation Stations offer a sort of data forwarding!

#### **TOMASULO STAGES**

#### ISSUE (IN-ORDER):

 Check for structural hazards in RESERVATION STATIONS (not in FU)

#### START EXECUTE (OUT-OF-ORDER)

- When operands ready (Check for RAW hazards solved)
- When FU available (Check for structural hazards in FU)

#### WRITE RESULTS (OUT-OF-ORDER)

- Execution completion depends on latency of FUs
- Execution completion of LD/ST depends on cache hit/miss latencies
- Write results on Common Data Bus to Reservations Stations, Store Buffers and RF

## Tomasulo Example: Analysis of dependences and hazards

```
LD F6, 34(R2)
LD F2, 45(R3)
MULTD F0, F2, F4  # RAW F2
SUBD F8, F6, F2  # RAW F2,RAW F6
DIVD F10, F0, F6  # RAW F0,RAW F6
ADDD F6, F8, F2  # WAR F6,RAW F8,RAW F2
```









Forwarding is provided Writes on RF (F6) and RS of ADD1 through CDB





WAR on F6 has been eliminated: ADDD will write in F6 DIVD has already read v(F6) as v2 RS buffer @ Cycle 5 SUBD has already read v(F6) as v1 RS buffer @ Cycle 4



Forwarding is provided Writes on RF (F2) and RSs through CDB

|                | Instru     | ction | status         |     |       | Start   |       | Write |             |    |       |    |    |
|----------------|------------|-------|----------------|-----|-------|---------|-------|-------|-------------|----|-------|----|----|
|                | Instru     | ction | j              | k   | Issue | Execute |       | Resu  | lt          |    |       |    |    |
|                | LD         | F6    | 34+            | R2  | 1     | 2       |       | 4     |             |    |       |    |    |
|                | LD         | F2    | 45+            | R3  | 2     | 5       |       | 7     |             |    |       |    |    |
|                | MULT       | F0    | F2             | F4  | 3     | 8       |       |       |             |    |       |    |    |
|                | SUBE       | F8    | F6             | F2  | 4     | 8       |       |       |             |    |       |    |    |
|                | DIVD       | F10   | F0             | F6  | 5     |         |       |       |             |    |       |    |    |
|                | ADDE       | F6    | F8             | F2  | 6     |         |       |       |             |    |       |    |    |
|                |            |       |                |     |       |         |       |       |             |    |       |    |    |
|                |            |       |                |     |       |         |       |       |             |    |       |    |    |
|                |            |       | _              | _   |       |         |       |       | _           | _  |       |    |    |
| Load1          | VI         | q1    | v2             | q2  |       |         | v(F6) | q1    | v2<br>v(F2) | q2 |       |    |    |
| Load2          |            |       |                |     |       | add2    |       | add1  | v(F2)       |    |       |    |    |
| EXLoad         |            |       |                |     |       | EXADD   | v(F6) |       | v(F2)       |    |       |    |    |
|                | <b>v</b> 1 | q1    | v2             | q2  |       |         |       |       |             |    |       |    |    |
| mult1<br>mult2 | v(F2)      | mult1 | v(F4)<br>v(F6) |     |       |         |       |       |             |    |       |    |    |
| EXMUL          | v(F2)      | muiti | v(F4)          |     |       |         |       |       |             |    |       |    |    |
|                |            |       |                |     |       |         |       |       |             |    |       |    |    |
| RF             | 0          | 1     | 1 2            | 2 3 | 4     | 5       | 6     | 7     | 8           | 9  | 10    | 11 | 12 |
| q              | mult1      |       | v(F2)          |     |       |         | add2  |       | add1        |    | mult2 |    |    |



|                | Instru | ction | status         |     |          | Start        |       | Write | •          |     |       |        |           |
|----------------|--------|-------|----------------|-----|----------|--------------|-------|-------|------------|-----|-------|--------|-----------|
|                | Instru | ction | j              | k   | Issue    | Exec         | ute   | Resu  | lt         |     |       |        |           |
|                | LD     | F6    | 34+            | R2  | 1        | 2            |       | 4     |            |     |       |        |           |
|                | LD     | F2    | 45+            | R3  | 2        | 5            |       | 7     |            |     |       |        |           |
|                | MULT   | F0    | F2             | F4  | 3        | 8            |       |       | MU         | TD. | 7 CVC | les re | maining   |
|                | SUBE   | F8    | F6             | F2  | 4        | 8            |       | 10    | 10101      |     | , cyc | 100 10 | 777477777 |
|                | DIVD   |       | F0             | F6  | 5        |              |       |       |            |     |       |        |           |
|                | ADDE   | F6    | F8             | F2  | 6 (      | 11)          |       |       |            |     |       |        |           |
|                |        |       |                |     |          |              |       |       |            |     |       |        |           |
| Load1          | ٧1     | q1    | <b>v</b> 2     | q2  |          | add1         | v1    | q1    | <b>v</b> 2 | q2  |       |        |           |
| Load2          |        |       |                |     |          | add1<br>add2 | v(F8) |       | v(F2)      |     |       |        |           |
| EXLoad         |        |       |                |     |          | EXADD        | v(F8) |       | v(F2)      |     |       |        |           |
|                |        |       |                | _   |          |              |       |       |            |     |       |        |           |
|                | 1      | q1    | V2             | q2  | <u> </u> |              |       |       |            |     |       |        |           |
| mult1<br>mult2 | v(F2)  | mult1 | v(F4)<br>v(F6) |     |          |              |       |       |            |     |       |        |           |
| EXMUL          | v(F2)  | muiti | v(F4)          |     |          |              |       |       |            |     |       |        |           |
|                |        |       |                |     |          |              |       |       |            |     |       |        |           |
| RF             | 0      | 1     | 2              | 2 3 | 4        | 5            | 6     | 7     | 8          | (   | 9 10  | 11     | 12        |
| q              | mult1  |       | v(F2)          |     |          |              | add2  |       | v(F8)      |     | mult2 |        |           |



WAR on F6 has already been eliminated: ADDD writes result in CDB and in F6 (DIVD which has already read v(F6) at cycle 5)

|                | Instru | ction | status         | _  |       | Start        |       | Write  | •     |    |          |    |    |
|----------------|--------|-------|----------------|----|-------|--------------|-------|--------|-------|----|----------|----|----|
|                | Instru | ction | j              | k  | Issue | e Execute    |       | Result |       |    |          |    |    |
|                | LD     | F6    | 34+            | R2 | 1     | 2            |       | 4      |       |    |          |    |    |
|                | LD     | F2    | 45+            | R3 | 2     | 5            |       | 7      |       |    |          |    |    |
|                | MULT   | F0    | F2             | F4 | 3     | 8            |       | 18     |       |    |          |    |    |
|                | SUBE   | F8    | F6             | F2 | 4     | 8            |       | 10     |       |    |          |    |    |
|                | DIVD   | F10   | F0             | F6 | 5     |              |       |        |       |    |          |    |    |
|                | ADDE   | F6    | F8             | F2 | 6     | 11           |       | 13     |       |    |          |    |    |
|                |        |       |                |    |       |              |       |        |       |    |          |    |    |
|                |        |       |                |    |       |              |       |        |       |    |          |    |    |
|                |        |       |                |    |       |              |       |        |       |    |          |    |    |
| Load1<br>Load2 | M      | q1    | v2<br>         | q2 |       | add1<br>add2 | VI    | q1     | V2    | q2 |          |    |    |
| EXLoad         |        |       |                |    |       | EXADD        |       |        |       |    | <u> </u> |    |    |
|                | v1     | q1    | V2             | q2 |       |              |       |        |       |    |          |    |    |
| mult1          | v(F2)  |       | v(F4)          |    |       |              |       |        |       |    |          |    |    |
| mult2<br>EXMUL | v(F0)  |       | v(F6)<br>v(F4) |    | CDB   |              |       |        |       |    |          |    |    |
|                |        |       |                |    |       |              |       |        |       |    |          |    |    |
| RF             | 0      | 1     | 2              | 3  | 4     | 5            | 6     | 7      | 8     | 9  | 10       | 11 | 12 |
| q              | v(F0)  |       | v(F2)          |    |       |              | v(F6) | ,      | v(F8) |    | mult2    |    | 12 |

|        | Instru | ction               | status     | _  |       | Start |       | Write | <b>)</b>   |    |       |    |    |
|--------|--------|---------------------|------------|----|-------|-------|-------|-------|------------|----|-------|----|----|
|        | Instru | nstruction <i>j</i> |            | k  | Issue | Execu | ute   | Resu  | <u>I</u> t |    |       |    |    |
|        | LD     | F6                  | 34+        | R2 | 1     | 2     |       | 4     |            |    |       |    |    |
|        | LD     | F2                  | 45+        | R3 | 2     | 5     |       | 7     |            |    |       |    |    |
|        | MULT   | F0                  | F2         | F4 | 3     | 8     |       | 18    |            |    |       |    |    |
|        | SUBE   | F8                  | F6         | F2 | 4     | 8     |       | 10    |            |    |       |    |    |
|        | DIVD   | F10                 | F0         | F6 | 5     | 19    |       |       |            |    |       |    |    |
|        | ADDE   | F6                  | F8         | F2 | 6     | 11    |       | 13    |            |    |       |    |    |
|        |        |                     |            |    |       |       |       |       |            |    |       |    |    |
|        |        |                     |            |    |       |       |       |       |            |    |       |    |    |
|        |        |                     |            |    |       |       |       |       |            |    |       |    |    |
| Load1  | V1     | q1                  | <b>v</b> 2 | q2 |       | add1  | V1    | q1    | <b>v</b> 2 | q2 |       |    |    |
| Load2  |        |                     |            |    |       | add2  |       |       |            | I  |       |    |    |
| EXLoad |        |                     |            |    |       | EXADD |       |       |            |    | ]     |    |    |
|        | VI     | a.4                 | v2         | mO |       |       |       |       |            |    |       |    |    |
| mult1  | VI     | q1                  | VZ         | q2 |       |       |       |       |            |    |       |    |    |
| mult2  | v(F0)  |                     | v(F6)      |    |       |       |       |       |            |    |       |    |    |
| EXMUL  | , ,    |                     | v(F6)      |    |       |       |       |       |            |    |       |    |    |
|        |        |                     |            |    |       |       |       |       |            |    |       |    |    |
| RF     | 0      | 1                   | 2          | 3  | 4     | 5     | 6     | 7     | 8          | 9  | 10    | 11 | 12 |
| q      | v(F0)  |                     | v(F2)      |    |       |       | v(F6) |       | v(F8)      |    | mult2 |    |    |

# Tomasulo's example Cycle 59

|                | Instruction status |     |            |     |       | Start        |       | Write | te    |      |        |    |        |
|----------------|--------------------|-----|------------|-----|-------|--------------|-------|-------|-------|------|--------|----|--------|
|                | Instruction        |     | j          | k   | Issue | Exec         | ute   | Resu  | lt    |      |        |    |        |
|                | LD                 | F6  | 34+        | R2  | 1     | 2            |       | 4     |       |      |        |    |        |
|                | LD                 | F2  | 45+        | R3  | 2     | 5            |       | 7     |       |      |        |    |        |
|                | MULT               | F0  | F2         | F4  | 3     | 8            |       | 18    |       |      |        |    |        |
|                | SUBE               | F8  | F6         | F2  | 4     | 8            |       | 10    |       |      |        |    |        |
|                | DIVD               | F10 | F0         | F6  | 5     | 19           |       | 59    | Lat   | ency | DIVD:  | 40 | cycles |
|                | ADDE               | F6  | F8         | F2  | 6     | 11           |       | 13    |       |      |        |    |        |
|                |                    |     |            |     |       |              |       |       |       |      |        |    |        |
|                | VI                 | q1  | v2         | q2  |       |              | ٧1    | q1    | v2    | q2   |        |    |        |
| Load1<br>Load2 |                    |     |            |     |       | add1<br>add2 |       |       |       |      |        |    |        |
| EXLoad         |                    |     |            |     |       | EXADD        |       |       |       |      |        |    |        |
| mult1          | VI                 | q1  | <b>v</b> 2 | q2  |       |              |       |       |       |      |        |    |        |
| mult2          | v(F0)              |     | v(F6)      |     |       |              |       |       |       |      |        |    |        |
| EXMUL          | v(F0)              |     | v(F(6)     |     | CDB   |              |       |       |       |      |        |    |        |
| RF             | 0                  | 1   | 2          | 2 3 | 4     | 5            | 6     | 5 7   | 8     | 9    | 10     | 11 | 12     |
| q              | v(F0)              |     | v(F2)      |     |       |              | v(F6) |       | v(F8) |      | v(F10) |    |        |

# Compare Scoreboard vs Tomasulo



# Tomasulo (IBM) versus Scoreboard (CDC)

- Issue window size=5
- No issue on structural hazards in RS
- WAR, WAW avoided with renaming
- Broadcast results from FU
- Control distributed on RS
- Allows loop unrolling in HW

- Issue window size=12
- No issue on structural hazards in FU
- Stall the completion for WAW and WAR hazards
- Results written back on registers.
- Control centralized through the Scoreboard.

### Limits to the Instruction Level Parallelism

- Branches
- Exceptions
  - (non-)Precise: operand integrity for the exception handler
  - (non-)Exact: handler modifications are seen by instructions after the exception

## **Tomasulo Drawbacks**

- Complexity
  - Large amount of hardware
  - Delays of 360/91, MIPS 10000, IBM 620?
- Many associative stores (CDB) at high speed
- Performance limited by Common Data Bus
  - Multiple CDBs ⇒ More FU logic for parallel assoc stores

# Summary (1)

- HW exploiting ILP
  - Works when can't know dependence at compile time.
  - Code for one machine runs well on another
- Key idea of Scoreboard: Allow instructions behind stall to proceed

(Decode ⇒ Issue Instr & Read Operands)

- Enables out-of-order execution => out-of-order completion
- ID stage checked both for structural & data dependencies
- Original version didn't handle forwarding
- No automatic register renaming

# Summary (2)

- Reservations Stations: Renaming to larger set of registers
  - + Buffering source operands
    - Prevents registers as bottleneck
    - Avoids WAR, WAW hazards of Scoreboard
    - Allows loop unrolling in HW
- Not limited to basic blocks (integer units gets ahead, beyond branches)
- Helps cache misses as well
- Lasting Contributions
  - Dynamic scheduling
  - Register renaming
  - Load/store disambiguation
- IBM 360/91 descendants are Pentium II; PowerPC 604; MIPS R10000; HP-PA 8000; Alpha 21264

# Dynamic Scheduling Techniques: Scoreboard vs. Tomasulo

# SCOREBOARD BASIC SCHEME

- IN-ORDER ISSUE
- OUT-OF-ORDER READ OPERANDS
- OUT-OF-ORDER EXECUTION
- OUT-OF-ORDER COMPLETION
- NO FORWARDING
- Control is centralized into the Scoreboard

## **SCOREBOARD STAGES**

#### ISSUE (IN-ORDER):

- Check for structural hazards
- Check for WAW hazards on destination ops

#### READ OPERANDS (OUT-OF-ORDER)

- Check for RAW hazards
- Check for structural hazards in reading RF

#### EXECUTION (OUT-OF-ORDER)

- Execution completion depends on latency of FUs
- Execution completion of LD/ST depends on cache hit/miss latencies)

#### WRITE RESULTS (OUT-OF-ORDER)

- Check for WAR hazards on destionation ops
- Check for structural hazards in writing RF

# **SCOREBOARD** optimisations

- Check for WAW postponed in WRITE stage instead of in ISSUE stage
- Forwarding

# TOMASULO BASIC SCHEME

- IN-ORDER ISSUE
- OUT-OF-ORDER EXECUTION
- OUT-OF-ORDER COMPLETION
- REGISTER RENAMING based on Reservation Stations to avoid WAR and WAW hazards
- Results dispatched to RESERVATION STATIONS and to RF through the Common Data Bus
- Control is distributed on Reservation Stations
- Reservation Stations offer a sort of data forwarding!

## **TOMASULO STAGES**

#### ISSUE (IN-ORDER):

 Check for structural hazards in Reservation Stations (not in FU)

#### START EXECUTE (OUT-OF-ORDER)

- When operands ready (Check for RAW hazards solved)
- When FU available (Check for structural hazards in FU)

#### WRITE RESULTS (OUT-OF-ORDER)

- Execution completion depends on latency of FUs
- Execution completion of LD/ST depends on cache hit/miss latencies
- Write results on Common Data Bus to Reservations Stations, Store Buffers and RF